FIRST ORDER
FREE 10% DISCOUNT
Img
|
Pdf
|
Part Number
|
Manufacturers
|
Desc
|
In Stock
|
Packing
|
Rfq
|
||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Cyclone® V GT Field Programmable Gate Array (FPGA) IC 224 5001216 77000 484-FBGA
|
4936
|
484-FBGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 246 387072 8000 324-LFBGA
|
1965
|
324-LFBGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 840 46080000 490000 1932-BBGA, FCBGA
|
7545
|
1932-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Cyclone® V GX Field Programmable Gate Array (FPGA) IC 240 14251008 301000 484-FBGA Summary of Features for Cyclone V Devices Technology • TSMC's 28-nm low-power (28LP) process technology • 1.1 V core voltage Packaging • Wirebond low-halogen packages • Multiple device densities with compatible package footprints for seamless migration between different device densities • RoHS-compliant and leaded(1)options High-performance FPGA fabric Enhanced 8-input ALM with four registers Internal memory blocks • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC) • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% of the ALMs as MLAB memory Embedded Hard IP blocks Variable-precision DSP • Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block • 64-bit accumulator and cascade • Embedded internal coefficient memory • Preadder/subtractor for improved efficiency Memory controller DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support Embedded transceiver I/O PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port Clock networks • Up to 550 MHz global clock network • Global, quadrant, and peripheral clock networks • Clock networks that are not used can be powered down to reduce dynamic power Phase-locked loops (PLLs) • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB) • Integer mode and fractional mode FPGA General-purpose I/Os (GPIOs) • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter • 400 MHz/800 Mbps external memory interface • On-chip termination (OCT) • 3.3 V support with up to 16 mA drive strength Low-power high-speed serial interface • 614 Mbps to 6.144 Gbps integrated transceiver speed • Transmit pre-emphasis and receiver equalization • Dynamic partial reconfiguration of individual channels HPS(Cyclone V SE, SX,and ST devices only) • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO interfaces • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers • On-chip RAM and boot ROM • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage Configuration • Tamper protection—comprehensive design protection to protect your valuable IP investments • Enhanced advanced encryption standard (AES) design security features • CvP • Dynamic reconfiguration of the FPGA • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options • Internal scrubbing (2) • Partial reconfiguration (3) |
8631
|
484-FBGA
|
|
||||||||||||||||||||||||||
Cyclone® V GX Field Programmable Gate Array (FPGA) IC 336 7880704 149500 672-BGA
|
1864
|
672-BGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 130 387072 8000 169-LFBGA
|
5706
|
169-LFBGA
|
|
||||||||||||||||||||||||||
Stratix® V GS Field Programmable Gate Array (FPGA) IC 696 39936000 457000 1517-BBGA, FCBGA
|
5035
|
1517-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 246 562176 16000 324-LFBGA Intel® MAX® 10 FPGA Device Datasheet This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and timing for Intel MAX? 10 devices. Intel MAX 10 Device Grades and Speed Grades Supported Commercial •–C7 • –C8 (slowest) Industrial • –I6 (fastest) • –I7 Automotive •–A6 • –A7 How to choose FPGA for your project?
|
5254
|
324-LFBGA
|
|
||||||||||||||||||||||||||
Cyclone® V GX Field Programmable Gate Array (FPGA) IC 240 5001216 77000 484-BGA
|
6639
|
484-BGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 160 110592 2000 324-LFBGA
|
3252
|
324-LFBGA
|
|
||||||||||||||||||||||||||
Stratix® V GS Field Programmable Gate Array (FPGA) IC 840 51200000 695000 1932-BBGA, FCBGA
|
8130
|
1932-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Cyclone® V SE FPGA - 110K Logic Elements 925MHz 896-FBGA (31x31) Summary of Features for Cyclone V Devices Technology • TSMC's 28-nm low-power (28LP) process technology • 1.1 V core voltage Packaging • Wirebond low-halogen packages • Multiple device densities with compatible package footprints for seamless migration between different device densities • RoHS-compliant and leaded(1)options High-performance FPGA fabric Enhanced 8-input ALM with four registers Internal memory blocks • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC) • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% of the ALMs as MLAB memory Embedded Hard IP blocks Variable-precision DSP • Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block • 64-bit accumulator and cascade • Embedded internal coefficient memory • Preadder/subtractor for improved efficiency Memory controller DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support Embedded transceiver I/O PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port Clock networks • Up to 550 MHz global clock network • Global, quadrant, and peripheral clock networks • Clock networks that are not used can be powered down to reduce dynamic power Phase-locked loops (PLLs) • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB) • Integer mode and fractional mode FPGA General-purpose I/Os (GPIOs) • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter • 400 MHz/800 Mbps external memory interface • On-chip termination (OCT) • 3.3 V support with up to 16 mA drive strength Low-power high-speed serial interface • 614 Mbps to 6.144 Gbps integrated transceiver speed • Transmit pre-emphasis and receiver equalization • Dynamic partial reconfiguration of individual channels HPS(Cyclone V SE, SX,and ST devices only) • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO interfaces • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers • On-chip RAM and boot ROM • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage Configuration • Tamper protection—comprehensive design protection to protect your valuable IP investments • Enhanced advanced encryption standard (AES) design security features • CvP • Dynamic reconfiguration of the FPGA • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options • Internal scrubbing (2) • Partial reconfiguration (3) |
5021
|
896-BGA
|
|
||||||||||||||||||||||||||
Cyclone® V E Field Programmable Gate Array (FPGA) IC 480 14251008 301000 896-BGA
|
2213
|
896-BGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 178 1290240 40000 256-LBGA
|
5007
|
256-LBGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 432 51200000 622000 1152-BBGA, FCBGA
|
9444
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Cyclone® V SX FPGA - 85K Logic Elements 600MHz 896-FBGA (31x31) Summary of Features for Cyclone V Devices Technology • TSMC's 28-nm low-power (28LP) process technology • 1.1 V core voltage Packaging • Wirebond low-halogen packages • Multiple device densities with compatible package footprints for seamless migration between different device densities • RoHS-compliant and leaded(1)options High-performance FPGA fabric Enhanced 8-input ALM with four registers Internal memory blocks • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC) • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% of the ALMs as MLAB memory Embedded Hard IP blocks Variable-precision DSP • Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block • 64-bit accumulator and cascade • Embedded internal coefficient memory • Preadder/subtractor for improved efficiency Memory controller DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support Embedded transceiver I/O PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port Clock networks • Up to 550 MHz global clock network • Global, quadrant, and peripheral clock networks • Clock networks that are not used can be powered down to reduce dynamic power Phase-locked loops (PLLs) • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB) • Integer mode and fractional mode FPGA General-purpose I/Os (GPIOs) • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter • 400 MHz/800 Mbps external memory interface • On-chip termination (OCT) • 3.3 V support with up to 16 mA drive strength Low-power high-speed serial interface • 614 Mbps to 6.144 Gbps integrated transceiver speed • Transmit pre-emphasis and receiver equalization • Dynamic partial reconfiguration of individual channels HPS(Cyclone V SE, SX,and ST devices only) • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO interfaces • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers • On-chip RAM and boot ROM • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage Configuration • Tamper protection—comprehensive design protection to protect your valuable IP investments • Enhanced advanced encryption standard (AES) design security features • CvP • Dynamic reconfiguration of the FPGA • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options • Internal scrubbing (2) • Partial reconfiguration (3) |
1054
|
896-BGA
|
|
||||||||||||||||||||||||||
Cyclone® V GX Field Programmable Gate Array (FPGA) IC 224 5001216 77000 484-FBGA
|
8521
|
484-FBGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 360 1677312 50000 484-BGA
|
4454
|
484-BGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 37888000 420000 1152-BBGA, FCBGA
|
8803
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Cyclone® V GT Field Programmable Gate Array (FPGA) IC 480 14251008 301000 896-BGA
|
4977
|
896-BGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 320 562176 16000 484-BGA
|
8782
|
484-BGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 53248000 952000 1760-BBGA, FCBGA
|
1731
|
1760-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Cyclone® V E Field Programmable Gate Array (FPGA) IC 224 2002944 25000 484-BGA
|
19
|
484-BGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 360 1677312 50000 484-BGA
|
7256
|
484-BGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 432 51200000 622000 1152-BBGA, FCBGA
|
4012
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Cyclone® V GX Field Programmable Gate Array (FPGA) IC 336 14251008 301000 672-BGA
|
4913
|
672-BGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 178 691200 25000 256-LBGA
|
4051
|
256-LBGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 53248000 597000 1760-BBGA, FCBGA
|
5980
|
1760-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Cyclone® V E Field Programmable Gate Array (FPGA) IC 224 3464192 49000 484-BGA
|
2525
|
484-BGA
|
|
||||||||||||||||||||||||||
Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Arria 10 SX FPGA - 570K Logic Elements 1.5GHz 1152-FBGA, FC (35x35)
|
8915
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||