FIRST ORDER
FREE 10% DISCOUNT
Img
|
Pdf
|
Part Number
|
Manufacturers
|
Desc
|
In Stock
|
Packing
|
Rfq
|
||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Power Switch/Driver 1:1 P-Channel 2.8A 20-CSOIC, Flat Leads
|
5248
|
20-CFlatPack
|
|
||||||||||||||||||||||||||
Supervisor Open Drain or Open Collector 1 Channel TO-92-3
|
1608
|
TO-226-3, TO-92-3 (TO-226AA) Formed Leads
|
|
||||||||||||||||||||||||||
Zener Diode 6.8 V 2 W ±2% Surface Mount SMBJ (DO-214AA)
|
7985
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
Bipolar (BJT) Transistor NPN 1000 V 200 mA 1 W Through Hole TO-39 (TO-205AD)
|
4780
|
TO-205AD, TO-39-3 Metal Can
|
|
||||||||||||||||||||||||||
Buck Regulator Positive Output Step-Down DC-DC Controller IC 8-PDIP
|
1591
|
8-DIP (0.300", 7.62mm)
|
|
||||||||||||||||||||||||||
Zener Diode 15 V 2 W ±2% Surface Mount SMBJ (DO-214AA)
|
3216
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
ProASIC3 Field Programmable Gate Array (FPGA) IC 270 110592 484-BFCPGA
|
1579
|
484-BFCPGA
|
|
||||||||||||||||||||||||||
Boost, Buck, Flyback, Forward Regulator Positive, Isolation Capable Output Step-Up, Step-Down DC-DC Controller IC 8-DIP
|
1685
|
8-DIP (0.300", 7.62mm)
|
|
||||||||||||||||||||||||||
Zener Diode 33 V 2 W ±2% Surface Mount SMBJ (DO-214AA)
|
1084
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
IGLOO nano Field Programmable Gate Array (FPGA) IC 77 768 100-TQFP General Description The IGLOO family of flash FPGAs, based on a 130-nm flash process, offers the lowest power FPGA, a single-chip solution, small footprint packages, reprogrammability, and an abundance of advanced features. The Flash*Freeze technology used in IGLOO nano devices enables entering and exiting an ultra-low power mode that consumes nanoPower while retaining SRAM and register data. Flash*Freeze technology simplifies power management through l/O and clock management with rapid recovery to operation mode. The Low Power Active capability (static idle) allows for ultra-low power consumption while the IGLOO nano device is completely functional in the system. This allows the IGLO0 nano device to control system power management based on external inputs (e.g., scanning for keyboard stimulus) while consuming minimal power. Nonvolatile flash technology gives lGLOO nano devices the advantage of being a secure, low power, single-chip solution that is Instant On. The IGLOO nano device is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools. IGLOO nano devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The AGLN030 and smaller devices have no PLL or RAM support. IGLOO nano devices have up to 250 k system gates, supported with up to 36 kbits of true dual-port SRAM and up to 71 user l/Os. IGLOO nano devices increase the breadth of the IGLOO product line by adding new features and packages for greater customer value in high volume consumer, portable, and battery-backed markets. Features such as smaller footprint packages designed with two-layer PCBs in mind, power consumption measured in nanoPower, Schmitt trigger, and bus hold (hold previous l/O state in Flash*Freeze mode) functionality make these devices ideal for deployment in applications that require high levels of flexibility and low cost. Features and Benefits
nanoPower Consumption-Industry's Lowest Power 1.2 V to 1.5 V Core Voltage Support for Low Power Supports Single-Voltage System Operation Low Power Active FPGA Operation Flash*Freeze Technology Enables Ultra-Low Power Consumption while MaintainingFPGA Content Easy Entry to / Exit from Ultra-Low Power Flash*Freeze Mode
As Small as 3x3 mm in Size
10,000 to 250,000 System Gates Up to 36 kbits of True Dual-Port SRAM Up to 71 User 1/Os
130-nm, 7-Layer Metal, Flash-Based CMOS Process Instant On Level 0 Support Single-Chip Solution Retains Programmed Design When Powered Off 250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System Performance
ISP Using On-Chip 128-BitAdvanced Encryption Standard (AES) Decryption via JTAG (IEEE 1532-compliant) FlashLock®Designed to Secure FPGA Contents 1.2 V Programming
Segmented,Hierarchical Routing and Clock Structure
1.2 V, 1.5 V, 1.8 V, 2.5 V,and 3.3 V Mixed-Voltage Operation Bank-Selectable I/O Voltages-up to 4 Banks per Chip Single-Ended I/O Standards:LVTTL,LVCMOS 3.3V/2.5 V/ 1.8 V/1.5 V/1.2V Wide Range Power Supply Voltage Support per JESD8-B, Allowing I/Os to Operate from 2.7 V to 3.6V Wide Range Power Supply Voltage Support per JESD8-12, Allowing I/Os to Operate from 1.14 V to 1.575V I/O Registers on Input, Output, and Enable Paths Selectable Schmitt Trigger Inputs Hot-Swappable and Cold-Sparing I/Os Programmable Output Slew Rate and Drive Strength Weak Pull-Up/-Down IEEE 1149.1(JTAG) Boundary Scan Test Pin-Compatible Packages across the IGLOO®Family
Up to Six CCC Blocks, One with an Integrated PLL Configurable Phase Shift, Multiply/Divide, Delay Capabilities, and External Feedback Wide Input Frequency Range (1.5 MHz up to 250 MHz)
1 kbit of FlashROM User Nonvolatile Memory SRAMs and FIFOs with Variable-Aspect-Ratio4,608-Bit RAM Blocks (x1, x2, x4, x9, and x18 organizations) True Dual-Port SRAM(except x18 organization)
Tj=-20℃ to +85℃ How to choose FPGA for your project?
|
1178
|
100-TQFP
|
|
||||||||||||||||||||||||||
- Controller, Intel Pentium® Voltage Regulator IC 1 Output 16-DIP
|
8744
|
16-DIP
|
|
||||||||||||||||||||||||||
Zener Diode 68 V 2 W ±2% Surface Mount SMBJ (DO-214AA)
|
9004
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
IGLOO Field Programmable Gate Array (FPGA) IC 97 55296 9216 144-LBGA General Description The IGLOO family of flash FPGAs, based on a 130-nm flash process, offers the lowest power FPGA, a single-chip solution, small footprint packages, reprogrammability, and an abundance of advanced features. The Flash*Freeze technology used in IGLOO devices enables entering and exiting an ultra-low power mode that consumes as little as 5 μW while retaining SRAM and register data. Flash*Freeze technology simplifies power management through I/O and clock management with rapid recovery to operation mode. The Low Power Active capability (static idle) allows for ultra-low power consumption (from 12 μW) while the IGLOO device is completely functional in the system. This allows the IGLOO device to control system power management based on external inputs (e.g., scanning for keyboard stimulus) while consuming minimal power. Nonvolatile flash technology gives IGLOO devices the advantage of being a secure, low power, single-chip solution that is Instant On. IGLOO is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools. IGLOO devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The AGL015 and AGL030 devices have no PLL or RAM support. IGLOO devices have up to 1 million system gates, supported with up to 144 kbits of true dual-port SRAM and up to 300 user I/Os. M1 IGLOO devices support the high-performance, 32-bit Cortex-M1 processor developed by ARM for implementation in FPGAs. Cortex-M1 is a soft processor that is fully implemented in the FPGA fabric. It has a three-stage pipeline that offers a good balance between low power consumption and speed when implemented in an M1 IGLOO device. The processor runs the ARMv6-M instruction set, has a configurable nested interrupt controller, and can be implemented with or without the debug block. Cortex-M1 is available for free from Microsemi for use in M1 IGLOO FPGAs. The ARM-enabled devices have ordering numbers that begin with M1AGL and do not support AES decryption. Features and Benefits
1.2 V to 1.5 V Core Voltage Support for Low Power Supports Single-Voltage System Operation 5 μW Power Consumption in Flash*Freeze Mode Low Power Active FPGA Operation Flash*Freeze Technology Enables Ultra-Low Power Consumption while MaintainingFPGA Content Easy Entry to / Exit from Ultra-Low Power Flash*Freeze Mode
15K to 1 Million System Gates Up to 144 Kbits of True Dual-Port SRAM Up to 300 User 1/Os
130-nm, 7-Layer Metal, Flash-Based CMOS Process Instant On Level 0 Support Single-Chip Solution Retains Programmed Design When Powered Off 250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System Performance
ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption (except ARM®-enabled IGLOO®devices) via JTAG (IEEE 1532-compliant) FlashLock®Designed to Secure FPGA Contents
Segmented, Hierarchical Routing and Clock Structure
700 Mbps DDR,LVDS-Capable I/Os (AGL250 and above) 1.2 V, 1.5 V, 1.8 V, 2.5V, and 3.3 V Mixed-Voltage Operation Bank-Selectable I/O Voltages--up to 4 Banks per Chip Single-Ended I/O Standards:LVTTL,LVCMOS 3.3V/2.5 V/ 1.8 V /1.5 V/ 1.2 .V, 3.3 V PCI/ 3.3 V PCI-X, and LVCMOS 2.5 V/5.0V Input DifferentialI/O Standards:LVPECL,LVDS,B-LVDS,and M-LVDS (AGL250 and above) Wide Range Power Supply Voltage Support per JESD8-B, Allowing I/Os to Operate from 2.7 V to 3.6 V Wide Range Power Supply Voltage Support per JESD8-12, Allowing I/Os to Operate from 1.14 V to 1.575V I/O Registers on Input, Output, and Enable Paths Hot-Swappable and Cold-Sparing,I/Os+ Programmable Output Slew Rateand Drive Strength Weak Pull-Up/-Down IEEE 1149.1 (JTAG) Boundary Scan Test Pin-Compatible Packages across the IGLOO Family
Six CCC Blocks, One with an Integrated PLL Configurable Phase Shift, Multiply/Divide,Delay Capabilities, and External Feedback Wide Input Frequency Range (1.5 MHz up to 250 MHz)
1 kbit of FlashROM User Nonvolatile Memory SRAMs and FIFOs with Variable-Aspect-Ratio4,608-Bit RAM Blocks (x1,x2,x4, x9, and x18 organizations) True Dual-Port SRAM (except x18)
M1 IGLOO Devices--Cortex®-M1 Soft Processor Available with or without Debug How to choose FPGA for your project?
|
1285
|
144-LBGA
|
|
||||||||||||||||||||||||||
CCFL Controller Controller Yes 16-TSSOP
|
3
|
16-TSSOP (0.173", 4.40mm Width)
|
|
||||||||||||||||||||||||||
Zener Diode 3.6 V 5 W ±5% Surface Mount SMBJ (DO-214AA)
|
9243
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
ProASIC3L Field Programmable Gate Array (FPGA) IC 97 36864 144-LBGA Clock Frequency Synthesis Deriving clocks of various frequencies from a single reference clock is known as frequency synthesis.The PLL has an input frequency range from 1.5 to 350 MHz. This frequency is automatically divideddown to a range between 1.5 MHz and 5.5 MHz by input dividers (not shown in Figure 4-19 on page 100)between PLL macro inputs and PLL phase detector inputs. The VCO output is capable of an outputrange from 24 to 350 MHz. With dividers before the input to the PLL core and following the VCO outputs,the VCO output frequency can be divided to provide the final frequency range from 0.75 to 350 MHz.Using SmartGen, the dividers are automatically set to achieve the closest possible matches to thespecified output frequencies. Users should be cautious when selecting the desired PLL input and output frequencies and the I/O bufferstandard used to connect to the PLL input and output clocks. Depending on the I/O standards used forthe PLL input and output clocks, the I/O frequencies have different maximum limits. Refer to the familydatasheets for specifications of maximum I/O frequencies for supported I/O standards. Desired PLL inputor output frequencies will not be achieved if the selected frequencies are higher than the maximum I/Ofrequencies allowed by the selected I/O standards. Users should be careful when selecting the I/Ostandards used for PLL input and output clocks. Performing post-layout simulation can help detect thistype of error, which will be identified with pulse width violation errors. Users are strongly encouraged toperform post-layout simulation to ensure the I/O standard used can provide the desired PLL input oroutput frequencies. Users can also choose to cascade PLLs together to achieve the high frequenciesneeded for their applications. Details of cascading PLLs are discussed in the "Cascading CCCs" sectionon page 125. In SmartGen, the actual generated frequency (under typical operating conditions) will be displayedbeside the requested output frequency value. This provides the ability to determine the exact frequencythat can be generated by SmartGen, in real time. The log file generated by SmartGen is a useful tool indetermining how closely the requested clock frequencies match the user specifications. For example,assume a user specifies 101 MHz as one of the secondary output frequencies. If the best outputfrequency that could be achieved were 100 MHz, the log file generated by SmartGen would indicate theactual generated frequency How to choose FPGA for your project?
|
5801
|
144-LBGA
|
|
||||||||||||||||||||||||||
N-Channel 500 V 15A (Tc) 223W (Tc) Through Hole TO-220 [K]
|
1830
|
TO-220-3
|
|
||||||||||||||||||||||||||
Zener Diode 4.7 V 5 W ±10% Surface Mount SMBJ (DO-214AA)
|
5395
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
EX Field Programmable Gate Array (FPGA) IC 56 128 100-LQFP General Description The eX family of FPGAs is a low-cost solution for low-power, high-performance designs. The inherent low power attributes of the antifuse technology, coupled with an additional low static power mode, make these devices ideal for power-sensitive applications. Fabricated with an advanced 0.22 mm CMOS antifuse technology, these devices achieve high performance with no power penalty. Features and Benefits
240 MHz System Performance 350 MHz Internal Performance 3.9 ns Clock-to-Out (Pad-to-Pad)
3,000 to 12,000 Available System Gates Maximum 512 Flip-Flops (Using CC Macros) 0.22 µm CMOS Process Technology Up to 132 User-Programmable I/O Pins
High-Performance, Low-Power Antifuse FPGA LP/Sleep Mode for Additional Power Savings Advanced Small-Footprint Packages Hot-Swap Compliant I/Os Single-Chip Solution Nonvolatile Live on Power-Up No Power-Up/Down Sequence Required for Supply
Configurable Weak-Resistor Pull-Up or Pull-Down for
Individual Output Slew Rate Control 2.5 V, 3.3 V, and 5.0 V Mixed-Voltage Operation with 5.0V Input Tolerance and 5.0V Drive Strength Software Design Support with Microsemi Designer and Libero® Integrated Design Environment (IDE) Tools Up to 100% Resource Utilization with 100% Pin Locking Deterministic Timing Unique In-System Diagnostic and Verification Capability
Boundary Scan Testing in Compliance with IEEE
Fuselock™ Secure Programming Technology Designed to Prevent Reverse Engineering and Design Theft How to choose FPGA for your project?
|
2076
|
100-LQFP
|
|
||||||||||||||||||||||||||
IGBT NPT 1200 V 32 A 200 W Through Hole TO-247 [B]
|
7094
|
TO-247-3
|
|
||||||||||||||||||||||||||
Zener Diode 18 V 5 W ±2% Surface Mount SMBJ (DO-214AA)
|
8772
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
N-Channel 300 V 48A (Tc) 370W (Tc) Surface Mount D3 [S]
|
3257
|
TO-268-3, D³Pak (2 Leads + Tab), TO-268AA
|
|
||||||||||||||||||||||||||
Zener Diode 150 V 5 W ±5% Surface Mount SMBJ (DO-214AA)
|
7584
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
N-Channel 550 V 31A (Tc) 403W (Tc) Through Hole TO-247-3
|
9877
|
TO-247-3
|
|
||||||||||||||||||||||||||
Zener Diode 4.7 V 2 W ±10% Surface Mount SMBJ (DO-214AA)
|
5229
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
N-Channel 800 V 7A (Tc) 225W (Tc) Through Hole TO-220 [K]
|
4464
|
TO-220-3
|
|
||||||||||||||||||||||||||
Zener Diode 150 V 2 W ±5% Surface Mount SMBJ (DO-214AA)
|
1981
|
DO-214AA, SMB
|
|
||||||||||||||||||||||||||
Zener Diode 6 V 500 mW ±5% Through Hole DO-35
|
2534
|
DO-204AH, DO-35, Axial
|
|
||||||||||||||||||||||||||
Zener Diode 100 V 1 W ±10% Through Hole DO-204AL (DO-41)
|
8222
|
DO-204AL, DO-41, Axial
|
|
||||||||||||||||||||||||||
Zener Diode 130 V 2 W ±5% Through Hole DO-204AL (DO-41)
|
6849
|
DO-204AL, DO-41, Axial
|
|
||||||||||||||||||||||||||