FIRST ORDER
FREE 10% DISCOUNT
* Programmable Logic Device (PLD) IC Macrocells
General Description
The CMOS PLD devices feature variable product terms, flexible outputs, and virtually zero standby power. It combines
TI's EPIC™ (Enhanced Processed Implanted CMOS) process with ultraviolet-light-erasable EPROM technology. Each
output has an output logic macrocell (OLM) configuration allowing for user definition of the output type. This device
provides reliable, low-power substitutes for numerous high-performance TTL PLDs with gate complexities between 300
and 800 gates.
The TICPAL22V10Z has 12 dedicated inputs and 10 user-definable outputs. Individual outputs can be programmed as
registered or combinational and inverting or noninverting as shown in the OLM diagram.These ten outputs are enabled
through the use of individual product terms.
The variable product-term distribution on this device removes rigid limitation to a maximum of eight product terms per
output. This technique allocates from 8 to 16 logical product terms to each output for an average of 12 product terms
per output. The variable allocation of product terms allows for far more complex functions to be implemented in this
device than in previously available devices.
With features such as the programmable OLMs and the variable product-term distribution, the TICPAL22V10Z offers
quick design and development of custom LSI functions. Since each of the ten output pins may be individually configured
as inputs on either a temporary or permanent basis, functions requiring up to 21 inputs and a single output or down to
12 inputs and 10 outputs can be implemented with this device.
Design complexity is enhanced by the addition of synchronous set and asynchronous reset product terms. These functions
are common to all registers. When the synchronous set product term is a logic 1, the output registers are loaded with a
logic 1 on the next low-to-high clock transition. When the asynchronous reset product term is a logic 1, the output
registers are loaded with a logic 0 independently of the clock. The output logic level after set or reset will depend on the
polarity selected during programming.
Output registers of this device can be preloaded to any desired state during testing, thus allowing for full logical
verification during product testing.
The TICPAL22V10Z has internal electrostatic discharge (ESD) protection circuits and has been classified with a 2000-V
ESD rating tested under MIL-STD-883C, Method 3015.6. However, care should be exercised in handling these devices, as
exposure to ESD may result in a degradation of the device parametric performance.
The floating-gate programmable cells allow the devices to be fully programmed and tested before assembly to assure
high field programming yield and functionality. They are then erased by ultraviolet light before packaging.
The TICPAL22V10Z-25C is characterized for operation from 0℃ to 75°C. The TICPAL22V10Z-30I is characterized for
operation from -40℃ to 85℃.
Design security
The’PAL22V10Z contains a programmable design security cell. Programming this cell will disable the read verify and
programming circuitry protecting the design from being copied. The security cell is usually programmed after the design
is finalized and released to production. A secured device will verify as if every location in the device is programmed.
Because programming is accomplished by storing an invisible charge instead of opening a metal link, the '22V10Z cannot
be copied by visual inspection. Once a secured device is fully erased, it can be reprogrammed to any desired configuration.
Features
24-Pin Advanced CMOS PLD
Virtually Zero Standby Power
Propagation Delay Time:
l, 1/O to 1/O in the Turbo Mode
-25C...25 ns Max
-301 ...30 ns Max
I, 1/O to 1/O in the Zero-Power Mode
-25C ...35 ns Max
-30l ...40 ns Max
CLK to Q
-25C ...15 ns Max
-30l ...20 ns Max
Variable Product Term Distribution Allows More Complex Functions to Be Implemented
Each Output Is User-Programmable for Registered or Combinatorial Operation, Polarity, and Output Enable Control
Extra Terms Provide Logical Synchronous Set and Asynchronous Reset Capability
Preload Capability on All Registered Outputs Allow for lmproved Device Testing
UV Light Erasable Cell Technology Allows for:
Reconfigurable Logic
Reprogrammable Cells
Full Factory Testing for High
Programming Yield
Programmable Design Security Bit Prevents Copying of Logic Stored in Device
Package Options Include Plastic Dual-In-Line and Clip Carrier [for One-Time-Programmable (OTP) Devices] and Ceramic
Dual-In-Line Windowed Package
How to choose FPGA for your project?
Stock:
0
Price:
$0
Quantity:
Shipping Cost
$28.63
PostNL International Mail 11-33
?Unconfirmed payment orders may not be able to deliver the normal cancellation of the order, please communicate with the email to confirm before making the relevant payment ~ Attached email phone number The platform has the right to cancel the unconfirmed payment orders do not need to bear the responsibility of default.
Shipment Date
2025/04/04 PM
Delivery Date
5-10 business days
About Logistics:
?Shipping time will be determined according to the logistics time, there will be differences in the place please understand!
Sub-Total | $0 |
Shipping: | $28.63 |
Total | $28.63 |
Shipping method | Costs | Delivery Time | |
---|---|---|---|
![]() |
$21.08 | 6-8 business days |