FIRST ORDER
FREE 10% DISCOUNT
Parameters | |
---|---|
Mfr | Efinix, Inc. |
Series | Trion® |
Package | Tray |
Product Status | Active |
Digi-Key Programmable | Not Verified |
Number of Logic Elements/Cells | 112128 |
Total RAM Bits | 5536768 |
Number of I/O | 130 |
Voltage - Supply | 1.15V ~ 1.25V |
Mounting Type | Surface Mount |
Operating Temperature | -40°C ~ 100°C (TJ) |
Package / Case | 324-VFBGA |
Supplier Device Package | 324-FBGA (12x12) |
Base Product Number | T120F324 |
Trion® Field Programmable Gate Array (FPGA) IC 130 5536768 112128 324-VFBGA
Introduction
The T120 FPGA features the high-density, low-power Efinix® Quantum™ architecture
wrapped with an I/O interface for easy integration. With a high I/O to logic ratio and
differential I/O support, T120 FPGAs supports a variety of applications that need wide
I/O connectivity. The T120 also includes a MIPI D-PHY with a built-in, royalty-free
CSI-2 controller, which is the most popular camera interface used in the mobile industry.
Additionally, T120 FPGAs support a DDR3, LPDDR3, LPDDR2 PHY with memory
controller hard IP that provides faster access to data stored in memory. The carefully tailored
combination of core resources and I/O provides enhanced capability for applications such as
embedded vision, voice and gesture recognition, intelligent sensor hubs, power management,
and LED drivers
Features
• High-density, low-power Quantum™ architecture
• Built on SMIC 40 nm process
• FPGA interface blocks
— GPIO
— PLL
— LVDS 800 Mbps per lane with up to 52 TX pairs and 52 RX pairs
— MIPI DPHY with CSI-2 controller hard IP, 1.5 Gbps per lane
— DDR3, DDR3L, LPDDR3, LPDDR2 x32 PHY (supporting x16 or x32 DQ widths) with memory controller hard IP, 25.6 Gbps aggregate bandwidth
• Programmable high-performance I/O
— Supports 1.8, 2.5, and 3.3 V single-ended I/O standards and interfaces
• Flexible on-chip clocking
— 16 low-skew global clock signals can be driven from off-chip external clock signals or PLL synthesized clock signals
— PLL support
• Flexible device configuration
— Standard SPI interface (active, passive, and daisy chain)
— JTAG interface
• Fully supported by the Efinity® software, an RTL-to-bitstream compiler
How to choose FPGA for your project?
Stock:
0
Price:
$38.12
Quantity:
Shipping Cost
$28.63
PostNL International Mail 11-33
?Unconfirmed payment orders may not be able to deliver the normal cancellation of the order, please communicate with the email to confirm before making the relevant payment ~ Attached email phone number The platform has the right to cancel the unconfirmed payment orders do not need to bear the responsibility of default.
Shipment Date
2024/11/21 PM
Delivery Date
5-10 business days
About Logistics:
?Shipping time will be determined according to the logistics time, there will be differences in the place please understand!
Sub-Total | $38.12 |
Shipping: | $28.63 |
Total | $66.75 |
Shipping method | Costs | Delivery Time | |
---|---|---|---|
SF Express | $21.08 | 6-8 business days |