FIRST ORDER
FREE 10% DISCOUNT
Img
|
Pdf
|
Part Number
|
Manufacturers
|
Desc
|
In Stock
|
Packing
|
Rfq
|
||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 51200000 622000 1517-BBGA, FCBGA
|
3462
|
1517-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Cyclone® V E Field Programmable Gate Array (FPGA) IC 224 14251008 301000 484-BGA Summary of Features for Cyclone V Devices Technology • TSMC's 28-nm low-power (28LP) process technology • 1.1 V core voltage Packaging • Wirebond low-halogen packages • Multiple device densities with compatible package footprints for seamless migration between different device densities • RoHS-compliant and leaded(1)options High-performance FPGA fabric Enhanced 8-input ALM with four registers Internal memory blocks • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC) • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% of the ALMs as MLAB memory Embedded Hard IP blocks Variable-precision DSP • Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block • 64-bit accumulator and cascade • Embedded internal coefficient memory • Preadder/subtractor for improved efficiency Memory controller DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support Embedded transceiver I/O PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port Clock networks • Up to 550 MHz global clock network • Global, quadrant, and peripheral clock networks • Clock networks that are not used can be powered down to reduce dynamic power Phase-locked loops (PLLs) • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB) • Integer mode and fractional mode FPGA General-purpose I/Os (GPIOs) • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter • 400 MHz/800 Mbps external memory interface • On-chip termination (OCT) • 3.3 V support with up to 16 mA drive strength Low-power high-speed serial interface • 614 Mbps to 6.144 Gbps integrated transceiver speed • Transmit pre-emphasis and receiver equalization • Dynamic partial reconfiguration of individual channels HPS(Cyclone V SE, SX,and ST devices only) • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO interfaces • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers • On-chip RAM and boot ROM • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage Configuration • Tamper protection—comprehensive design protection to protect your valuable IP investments • Enhanced advanced encryption standard (AES) design security features • CvP • Dynamic reconfiguration of the FPGA • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options • Internal scrubbing (2) • Partial reconfiguration (3) |
6316
|
484-BGA
|
|
||||||||||||||||||||||||||
Cyclone® IV GX Field Programmable Gate Array (FPGA) IC 290 2562048 49888 484-BGA
|
6415
|
484-BGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 178 193536 4000 256-LBGA
|
6133
|
256-LBGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 552 37888000 420000 1152-BBGA, FCBGA
|
1332
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 130 193536 4000 169-LFBGA Intel® MAX® 10 FPGA Device Overview Intel® MAX® 10 devices are single-chip, non-volatile low-cost programmable logic devices (PLDs) to integrate the optimal set of system components. The highlights of the Intel MAX 10 devices include: • Internally stored dual configuration flash • User flash memory • Instant on support • Integrated analog-to-digital converters (ADCs) • Single-chip Nios II soft core processor support Intel MAX 10 devices are the ideal solution for system management, I/O expansion, communication control planes, industrial, automotive, and consumer applications. Supporting Feature Secure on-die flash memory enables device configuration in less than 10 ms • Single device integrating PLD logic, RAM, flash memory, digital signal processing (DSP), ADC, phase-locked loop (PLL), and I/Os • Small packages available from 3 mm × 3 mm • Sleep mode—significant standby power reduction and resumption in less than 1 ms • Longer battery life—resumption from full power-off in less than 10 ms Built on TSMC's 55 nm embedded flash process technology • Intel Quartus® Prime Lite edition (no cost license) • Platform Designer (Standard) system integration tool • DSP Builder for Intel FPGAs • Nios® II Embedded Design Suite (EDS) How to choose FPGA for your project?
|
6087
|
169-LFBGA
|
|
||||||||||||||||||||||||||
Cyclone® IV GX Field Programmable Gate Array (FPGA) IC 290 4257792 73920 484-BGA
|
2249
|
484-BGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 101 387072 8000 144-LQFP Exposed Pad
|
9792
|
144-LQFP Exposed Pad
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 19456000 340000 780-BBGA, FCBGA
|
4498
|
780-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Cyclone® 10 LP Field Programmable Gate Array (FPGA) IC 76 608256 24624 144-LQFP Exposed Pad Intel® Cyclone® 10 LP Device Overview The Intel® Intel Cyclone® 10 LP FPGAs are optimized for low cost and low static power, making them ideal for high-volume and cost-sensitive applications. Intel Cyclone 10 LP devices provide a high density sea of programmable gates, onboard resources, and general purpose I/Os. These resources satisfies the requirements of I/O expansion and chip-to-chip interfacing. The Intel Cyclone 10 LP architecture suits smart and connected end applications across many market segments: • Industrial and automotive • Broadcast, wireline, and wireless • Compute and storage • Government, military, and aerospace • Medical, consumer, and smart energy The free but powerful Intel Quartus® Prime Lite Edition software suite of design tools meets the requirements of several classes of users: • Existing FPGA designers • Embedded designers using the FPGA with Nios® II processor • Students and hobbyists who are new to FPGA Feature Technology • Low-cost, low-power FPGA fabric • 1.0 V and 1.2 V core voltage options • Available in commercial, industrial, and automotive temperature grades Packaging • Several package types and footprints: — FineLine BGA (FBGA) — Enhanced Thin Quad Flat Pack (EQFP) — Ultra FineLine BGA (UBGA) — Micro FineLine BGA (MBGA) • Multiple device densities with pin migration capability • RoHS6 compliance Core architecture • Logic elements (LEs)—four-input look-up table (LUT) and register • Abundant routing/metal interconnect between all LEs Internal memory blocks • M9K—9-kilobits (Kb) of embedded SRAM memory blocks, cascadable • Configurable as RAM (single-port, simple dual port, or true dual port), FIFO buffers, or ROM Embedded multiplier blocks • One 18 × 18 or two 9 × 9 multiplier modes, cascadable • Complete suite of DSP IPs for algorithmic acceleration Clock networks • Global clocks that drive throughout entire device, feeding all device quadrants • Up to 15 dedicated clock pins that can drive up to 20 global clocks Phase-locked loops (PLLs) • Up to four general purpose PLLs • Provides robust clock management and synthesis General-purpose I/Os (GPIOs) • Multiple I/O standards support • Programmable I/O features • True LVDS and emulated LVDS transmitters and receivers • On-chip termination (OCT) SEU mitigation SEU detection during configuration and operation Configuration • Active serial (AS), passive serial (PS), fast passive parallel (FPP) • JTAG configuration scheme • Configuration data decompression • Remote system upgrade Chip Altera Cyclone naming rules,Chinese chip Will replace it |
5069
|
144-LQFP Exposed Pad
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 696 53248000 840000 1517-BBGA, FCBGA
|
1421
|
1517-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Arria 10 GX Field Programmable Gate Array (FPGA) IC 504 68857856 1150000 1152-BBGA, FCBGA
|
6143
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 696 53248000 952000 1517-BBGA, FCBGA
|
2401
|
1517-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Cyclone® V GT Field Programmable Gate Array (FPGA) IC 240 7880704 149500 484-BGA Summary of Features for Cyclone V Devices Technology • TSMC's 28-nm low-power (28LP) process technology • 1.1 V core voltage Packaging • Wirebond low-halogen packages • Multiple device densities with compatible package footprints for seamless migration between different device densities • RoHS-compliant and leaded(1)options High-performance FPGA fabric Enhanced 8-input ALM with four registers Internal memory blocks • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC) • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% of the ALMs as MLAB memory Embedded Hard IP blocks Variable-precision DSP • Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block • 64-bit accumulator and cascade • Embedded internal coefficient memory • Preadder/subtractor for improved efficiency Memory controller DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support Embedded transceiver I/O PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port Clock networks • Up to 550 MHz global clock network • Global, quadrant, and peripheral clock networks • Clock networks that are not used can be powered down to reduce dynamic power Phase-locked loops (PLLs) • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB) • Integer mode and fractional mode FPGA General-purpose I/Os (GPIOs) • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter • 400 MHz/800 Mbps external memory interface • On-chip termination (OCT) • 3.3 V support with up to 16 mA drive strength Low-power high-speed serial interface • 614 Mbps to 6.144 Gbps integrated transceiver speed • Transmit pre-emphasis and receiver equalization • Dynamic partial reconfiguration of individual channels HPS(Cyclone V SE, SX,and ST devices only) • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO interfaces • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers • On-chip RAM and boot ROM • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage Configuration • Tamper protection—comprehensive design protection to protect your valuable IP investments • Enhanced advanced encryption standard (AES) design security features • CvP • Dynamic reconfiguration of the FPGA • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options • Internal scrubbing (2) • Partial reconfiguration (3) |
3189
|
484-BGA
|
|
||||||||||||||||||||||||||
Cyclone® V E Field Programmable Gate Array (FPGA) IC 336 7880704 149500 672-BGA
|
3197
|
672-BGA
|
|
||||||||||||||||||||||||||
Arria 10 GX Field Programmable Gate Array (FPGA) IC 480 68857856 1150000 1932-BBGA, FCBGA
|
9915
|
1932-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 51200000 622000 1517-BBGA, FCBGA
|
8221
|
1517-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 56 387072 8000 81-UFBGA, WLCSP Intel® MAX® 10 FPGA Device Overview Intel® MAX® 10 devices are single-chip, non-volatile low-cost programmable logic devices (PLDs) to integrate the optimal set of system components. The highlights of the Intel MAX 10 devices include: • Internally stored dual configuration flash • User flash memory • Instant on support • Integrated analog-to-digital converters (ADCs) • Single-chip Nios II soft core processor support Intel MAX 10 devices are the ideal solution for system management, I/O expansion, communication control planes, industrial, automotive, and consumer applications. Summary of Intel MAX 10 Device Features Technology 55 nm TSMC Embedded Flash (Flash + SRAM) process technology Packaging • Low cost, small form factor packages—support multiple packaging technologies and pin pitches • Multiple device densities with compatible package footprints for seamless migration between different device densities • RoHS6-compliant Core architecture • 4-input look-up table (LUT) and single register logic element (LE) • LEs arranged in logic array block (LAB) • Embedded RAM and user flash memory • Clocks and PLLs • Embedded multiplier blocks • General purpose I/Os Internal memory blocks • M9K—9 kilobits (Kb) memory blocks • Cascadable blocks to create RAM, dual port, and FIFO functions User flash memory (UFM) • User accessible non-volatile storage • High speed operating frequency • Large memory size • High data retention • Multiple interface option Embedded multiplier blocks • One 18 × 18 or two 9 × 9 multiplier modes • Cascadable blocks enabling creation of filters, arithmetic functions, and image processing pipelines ADC • 12-bit successive approximation register (SAR) type • Up to 17 analog inputs • Cumulative speed up to 1 million samples per second ( MSPS) • Integrated temperature sensing capability Clock networks • Global clocks support • High speed frequency in clock network Internal oscillator Built-in internal ring oscillator PLLs • Analog-based • Low jitter • High precision clock synthesis • Clock delay compensation • Zero delay buffering • Multiple output taps General-purpose I/Os (GPIOs) • Multiple I/O standards support • On-chip termination (OCT) • Up to 830 megabits per second (Mbps) LVDS receiver, 800 Mbps LVDS transmitter External memory interface (EMIF) (1) Supports up to 600 Mbps external memory interfaces: • DDR3, DDR3L, DDR2, LPDDR2 (on 10M16, 10M25, 10M40, and 10M50.) • SRAM (Hardware support only) Note: For 600 Mbps performance, –6 device speed grade is required. Performance varies according to device grade (commercial, industrial, or automotive) and device speed grade (–6 or –7). Refer to the Intel MAX 10 FPGA Device Datasheet or External Memory Interface Spec Estimator for more details. Configuration • Internal configuration • JTAG • Advanced Encryption Standard (AES) 128-bit encryption and compression options • Flash memory data retention of 20 years at 85 °C Flexible power supply schemes • Single- and dual-supply device options • Dynamically controlled input buffer power down • Sleep mode for dynamic power reduction |
6723
|
81-UFBGA, WLCSP
|
|
||||||||||||||||||||||||||
Cyclone® V GX Field Programmable Gate Array (FPGA) IC 336 7880704 149500 672-BGA
|
8996
|
672-BGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 246 387072 8000 324-LFBGA
|
9900
|
324-LFBGA
|
|
||||||||||||||||||||||||||
Stratix® V GS Field Programmable Gate Array (FPGA) IC 840 46080000 583000 1932-BBGA, FCBGA
|
6028
|
1932-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 320 562176 16000 484-BGA Intel® MAX® 10 FPGA Device Datasheet This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and timing for Intel MAX® 10 devices. Intel MAX 10 Device Grades and Speed Grades Supported Commercial • –C7 • –C8 (slowest) Industrial • –I6 (fastest) • –I7 Automotive • –A6 • –A7 How to choose FPGA for your project? |
1623
|
484-BGA
|
|
||||||||||||||||||||||||||
Cyclone® V E Field Programmable Gate Array (FPGA) IC 224 2002944 25000 484-FBGA
|
1969
|
484-FBGA
|
|
||||||||||||||||||||||||||
MAX® 10 Field Programmable Gate Array (FPGA) IC 360 1677312 50000 484-BGA
|
7371
|
484-BGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 600 37888000 420000 1152-BBGA, FCBGA
|
2691
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Cyclone® V SE FPGA - 85K Logic Elements 600MHz 672-UBGA (23x23) Summary of Features for Cyclone V Devices Technology • TSMC's 28-nm low-power (28LP) process technology • 1.1 V core voltage Packaging • Wirebond low-halogen packages • Multiple device densities with compatible package footprints for seamless migration between different device densities • RoHS-compliant and leaded(1)options High-performance FPGA fabric Enhanced 8-input ALM with four registers Internal memory blocks • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC) • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% of the ALMs as MLAB memory Embedded Hard IP blocks Variable-precision DSP • Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block • 64-bit accumulator and cascade • Embedded internal coefficient memory • Preadder/subtractor for improved efficiency Memory controller DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support Embedded transceiver I/O PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port Clock networks • Up to 550 MHz global clock network • Global, quadrant, and peripheral clock networks • Clock networks that are not used can be powered down to reduce dynamic power Phase-locked loops (PLLs) • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB) • Integer mode and fractional mode FPGA General-purpose I/Os (GPIOs) • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter • 400 MHz/800 Mbps external memory interface • On-chip termination (OCT) • 3.3 V support with up to 16 mA drive strength Low-power high-speed serial interface • 614 Mbps to 6.144 Gbps integrated transceiver speed • Transmit pre-emphasis and receiver equalization • Dynamic partial reconfiguration of individual channels HPS(Cyclone V SE, SX,and ST devices only) • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO interfaces • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers • On-chip RAM and boot ROM • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage Configuration • Tamper protection—comprehensive design protection to protect your valuable IP investments • Enhanced advanced encryption standard (AES) design security features • CvP • Dynamic reconfiguration of the FPGA • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options • Internal scrubbing (2) • Partial reconfiguration (3) |
1120
|
672-FBGA
|
|
||||||||||||||||||||||||||
Cyclone® V GX Field Programmable Gate Array (FPGA) IC 208 1381376 31500 484-FBGA
|
7799
|
484-FBGA
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 432 41984000 490000 1517-FBGA (40x40)
|
1336
|
1517-FBGA (40x40)
|
|
||||||||||||||||||||||||||
Stratix® V GX Field Programmable Gate Array (FPGA) IC 432 51200000 622000 1152-BBGA, FCBGA
|
2966
|
1152-BBGA, FCBGA
|
|
||||||||||||||||||||||||||
Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ System On Chip (SOC) IC Cyclone® V SE FPGA - 85K Logic Elements 800MHz 896-FBGA (31x31) Summary of Features for Cyclone V Devices Technology • TSMC's 28-nm low-power (28LP) process technology • 1.1 V core voltage Packaging • Wirebond low-halogen packages • Multiple device densities with compatible package footprints for seamless migration between different device densities • RoHS-compliant and leaded(1)options High-performance FPGA fabric Enhanced 8-input ALM with four registers Internal memory blocks • M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC) • Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% of the ALMs as MLAB memory Embedded Hard IP blocks Variable-precision DSP • Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block • 64-bit accumulator and cascade • Embedded internal coefficient memory • Preadder/subtractor for improved efficiency Memory controller DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support Embedded transceiver I/O PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port Clock networks • Up to 550 MHz global clock network • Global, quadrant, and peripheral clock networks • Clock networks that are not used can be powered down to reduce dynamic power Phase-locked loops (PLLs) • Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB) • Integer mode and fractional mode FPGA General-purpose I/Os (GPIOs) • 875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter • 400 MHz/800 Mbps external memory interface • On-chip termination (OCT) • 3.3 V support with up to 16 mA drive strength Low-power high-speed serial interface • 614 Mbps to 6.144 Gbps integrated transceiver speed • Transmit pre-emphasis and receiver equalization • Dynamic partial reconfiguration of individual channels HPS(Cyclone V SE, SX,and ST devices only) • Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing • Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO interfaces • System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers • On-chip RAM and boot ROM • HPS–FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa • FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller • Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage Configuration • Tamper protection—comprehensive design protection to protect your valuable IP investments • Enhanced advanced encryption standard (AES) design security features • CvP • Dynamic reconfiguration of the FPGA • Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options • Internal scrubbing (2) • Partial reconfiguration (3) |
7550
|
896-BGA
|
|
||||||||||||||||||||||||||