Lattice Semiconductor Corporation Distributor -ICONE Electronic
ICONE uses cookies and similar technologies to collect information about you and your interactions and communications with our website and services (including session replays and chat session recordings), which information may be shared with third-party service providers. Please view our Privacy Statement and Cookie Statement for more information. By continuing to use our site, you agree to the terms of our Privacy Statement, the use of cookies, tags, pixels, beacons and other technologies, and our Site Terms and Conditions.
Trustpilot
FIRST SHOPPING ORDER

FIRST ORDER

FREE 10% DISCOUNT

EXCLUSIVE TO NEW CUSTOMERS
banner_page

Lattice Semiconductor Corporation

Alarms, Buzzers, and Sirens

Results: 20115
Filters
    Stacked Scrolling
  • 20115 Results
  • Img
    Pdf
    Part Number
    Manufacturers
    Desc
    In Stock
    Packing
    Rfq
    LAMXO3LF-4300C-5BG256E
    MachXO3 Field Programmable Gate Array (FPGA) IC 206 94208 4300 256-LFBGA
    4180
    256-LFBGA
    LFE2-35SE-7F484C
    ECP2 Field Programmable Gate Array (FPGA) IC 331 339968 32000 484-BBGA
    7452
    484-BBGA
    LCMXO3D-9400HE-5UTG69CTR
    MachXO3D Field Programmable Gate Array (FPGA) IC 58 442368 9400 69-WFBGA, WLCSP
    9311
    69-WFBGA, WLCSP
    LFE2-50SE-6F672I
    ECP2 Field Programmable Gate Array (FPGA) IC 500 396288 48000 672-BBGA
    7735
    672-BBGA
    LAMXO3LF-1300C-5BG256E
    MachXO3 Field Programmable Gate Array (FPGA) IC 206 65536 1300 256-LFBGA
    4370
    256-LFBGA
    LFE2-6SE-6F256I
    ECP2 Field Programmable Gate Array (FPGA) IC 190 56320 6000 256-BGA
    7422
    256-BGA
    LFCPNX-100-7BFG484C
    CetrusPro™-NX Field Programmable Gate Array (FPGA) IC 309 3833856 96000 484-BBGA
    8470
    484-BBGA
    LFE2-70SE-5F672I
    ECP2 Field Programmable Gate Array (FPGA) IC 500 1056768 68000 672-BBGA
    8035
    672-BBGA
    A Comprehensive Guide To ICE40UL640-CM36AI iCE40 UltraLite™ Field Programmable Gate Array (FPGA) IC 26 57344 640 36-VFBGA

    iCE40 UltraLite™ Field Programmable Gate Array (FPGA) IC 26 57344 640 36-VFBGA


    General Description

    iCE40 UltraLite family is an optimum logic, smallest footprint, low I/O count ultra-low power FPGA and sensor manager

    with instant on capability. It is designed for ultra-low power mobile applications, such as smartphones, tabletsand

    hand-held devices. The iCE40 UltraLite family includes integrated blocks to interface with virtually all mobile sensors and

    application processors. The iCE40 UltraLite family also features two on-chip oscillators, 10 kHz and 48 MHz. The LFOSC

    (10 kHz) is ideal for low power function in always-on applications, while HFOSC (48 MHz) can beused for awaken activities.

    The hardened RGB PWM IP, with the three 24 mA constant current RGB LED outputs on the iCE40 UltraLite provides all

    the necessary logic to directly drive the service LED, without the need of external MOSFET or buffer.

    The 400 mA constant current IR driver output provides a direct interface to external LED for application such as IrDA

    functions. Users simply implement the hardened TX/RX pulse logic that meets their needs, and connect the IRdriver

    directly to the LED, without the need of external MOSFET or buffer. The 100 mA Barcode Emulation driveroutput provides

    a direct interface for applications such as barcode scanning. The 100 mA and 400 mA drivers canalso be combined to be

    used as a 500 mA IR driver if higher than 400 mA current drive is required.

    The iCE40 UltraLite family of devices are targeting for mobile applications to perform functions such as IrDA, Service LED,

    Barcode Emulation, GPIO Expander, SDIO Level Shift, and other custom functions.

    The iCE40 UltraLite family features two device densities of 640 or 1K Look Up Tables (LUTs) of logic with programmable

    I/Os that can be used as an interface port or general purpose I/O. It also has up to 56 kbits of Block RAMs towork with

    user logic. 


    Features

    • Flexible Logic Architecture

          Two devices with 640 or 1K LUTs

          Offered in 16-ball WLCSP package

          Offered in 36-ball ucBGA package

    • Ultra-low Power Devices

          Advanced 40 nm ultra-low power process

          Typical 35 µA standby current which equals42 uW standby power consumption

    • Embedded and Distributed Memory

          Up to 56 kbits sysMEM™ Embedded Block RAM

    • Two Hardened Interfaces

          Two optional FIFO mode I2C interface up to1 MHz

          Either master or slave

    • Two On-Chip Oscillators

          Low Frequency Oscillator - 10 kHz

          High Frequency Oscillator - 48 MHz

    • Hardened PWM circuit for RGB

    • Hardened TX/RX Pulse Logic circuit for IRLED

    • 24 mA Current Drive RGB LED Outputs

          Three drive outputs in each device

          User selectable sink current up to 24 mA

    • 400 or 500 mA Current Drive IR LED Output

          One IR drive output in each device

          User selectable sink current up to 400 mA

          Can be combined with 100 mA Barcode driver toform 500 mA IR driver

    • 100 mA Current Drive Barcode Emulator

          One barcode driver output in each device

          User selectable sink current up to 100 mA

          Can be combined with 400 mA IR driver to useas 500 mA IR driver

    • Flexible On-Chip Clocking

          Eight low skew global signal resource, six canbe directly driven from external pins

          One PLL with dynamic interface per device

    • Flexible Device Configuration

          SRAM is configured through:

          — Standard SPI Interface

          — Internal Nonvolatile Configuration Memory(NVCM)

    • Ultra-Small Form Factor

          As small as 1.409 mm x 1.409 mm

    • Applications

          Smartphones

          Tablets and Consumer Handheld Devices

          Handheld Industrial Devices

          Multi Sensor Management Applications

          IR remote, Barcode emulator

          RGB light control


    1858
    36-VFBGA
    LFE2M100SE-5F1152C
    ECP2M Field Programmable Gate Array (FPGA) IC 520 5435392 95000 1152-BBGA
    4156
    1152-BBGA
    A Comprehensive Guide To LCMXO2-640HC-4TG100I MachXO2 Field Programmable Gate Array (FPGA) IC 78 18432 640 100-LQFP

    MachXO2 Field Programmable Gate Array (FPGA) IC 78 18432 640 100-LQFP


    General Description

    The MachXO2 family of ultra low power, instant-on, non-volatile PLDs has six devices with densities ranging from 256 to

    6864 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded

    Block RAM (EBR), Distributed RAM, User Flash Memory (UFM), Phase Locked Loops (PLLs), preengineered source

    synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of

    commonly used functions such as SPI controller, I²C controller and timer/counter. These features allow these devices to

    be used in low cost, high volume consumer and system applications.

    The MachXO2 devices are designed on a 65 nm non-volatile low power process. The device architecture has several

    features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs and

    oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power

    for all members of the family.

    The MachXO2 devices are available in two versions – ultra low power (ZE) and high performance (HC and HE) devices.

    The ultra low power devices are offered in three speed grades –1, –2 and –3, with –3 being the fastest. Similarly, the

    high-performance devices are offered in three speed grades: –4, –5 and –6, with –6 being the fastest. HC devices have an

    internal linear voltage regulator which supports external VCC supply voltages of 3.3 V or 2.5 V. ZE and HE devices only

    accept 1.2 V as the external VCC supply voltage. With the exception of power supply voltage all three types of devices

    (ZE, HC and HE) are functionally compatible and pin compatible with each other.

    The MachXO2 PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving

    2.5 mm x 2.5 mm WLCSP to the 23 mm x 23 mm fpBGA. MachXO2 devices support density migration within the same

    package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters.

    The pre-engineered source synchronous logic implemented in the MachXO2 device family supports a broad range of

    interface standards, including LPDDR, DDR, DDR2 and 7:1 gearing for display I/Os.

    The MachXO2 devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compati bility,

    bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and

    bus-keeper features are controllable on a“per-pin”basis.

    A user-programmable internal oscillator is included in MachXO2 devices. The clock output from this oscillator may be

    divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and sim-ilar state

    machines.

    The MachXO2 devices also provide flexible, reliable and secure configuration from on-chip Flash memory. These devices

    can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test

    access port or through the I2C port. Additionally, MachXO2 devices support dual-boot capability (using external Flash

    memory) and remote field upgrade (TransFR) capability.

    Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO2

    family of devices. Popular logic synthesis tools provide synthesis library support for MachXO2. Lattice design tools use the

    synthesis tool output along with the user-specified preferences and constraints to place and route the design in the

    MachXO2 device. These tools extract the timing from the routing and back-annotate it intothe design for timing

    verification.

    Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE™ modules, including a number of reference

    designs licensed free of charge, optimized for the MachXO2 PLD family. By using these configurable soft core IP cores as

    standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity.


    Features

    • Flexible Logic Architecture

          Six devices with 256 to 6864 LUT4s and 18 to 334 I/Os

    • Ultra Low Power Devices

          Advanced 65 nm low power process

          As low as 22 µW standby power

          Programmable low swing differential I/Os

          Stand-by mode and other power saving options

    • Embedded and Distributed Memory

          Up to 240 kbits sysMEM™ Embedded BlockRAM

          Up to 54 kbits Distributed RAM

          Dedicated FIFO control logic

    • On-Chip User Flash Memory

          Up to 256 kbits of User Flash Memory

          100,000 write cycles

          Accessible through WISHBONE, SPI, I2C and JTAG interfaces

          Can be used as soft processor PROM or as Flash memory

    • Pre-Engineered Source Synchronous I/O

          DDR registers in I/O cells

          Dedicated gearing logic

          7:1 Gearing for Display I/Os

          Generic DDR, DDRX2, DDRX4

          Dedicated DDR/DDR2/LPDDR memory with DQS support

    • High Performance, Flexible I/O Buffer

          Programmable sysIO™ buffer supports wide range of interfaces:

          – LVCMOS 3.3/2.5/1.8/1.5/1.2

          – LVTTL

          – PCI

          – LVDS, Bus-LVDS, MLVDS, RSDS, LVPECL

          – SSTL 25/18

          – HSTL 18

          – Schmitt trigger inputs, up to 0.5 V hysteresis

          I/Os support hot socketing

          On-chip differential termination

          Programmable pull-up or pull-down mode

    • Flexible On-Chip Clocking

          Eight primary clocks

          Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)

          Up to two analog PLLs per device with fractional-n frequency synthesis

          – Wide input frequency range (7 MHz to 400 MHz)

    • Non-volatile, Infinitely Reconfigurable

          Instant-on – powers up in microseconds

          Single-chip, secure solution

          Programmable through JTAG, SPI or I²C

          Supports background programming of non-vola-tile memory

          Optional dual boot with external SPI memory

    • TransFR™ Reconfiguration

          In-field logic update while system operates

    • Enhanced System Level Support

          On-chip hardened functions: SPI, I²C, timer/counter

          On-chip oscillator with 5.5% accuracy

          Unique TraceID for system tracking

          One Time Programmable (OTP) mode

          Single power supply with extended operating range

          IEEE Standard 1149.1 boundary scan

          IEEE 1532 compliant in-system programming

    • Broad Range of Package Options

          TQFP, WLCSP, ucBGA, csBGA, caBGA, ftBGA, fpBGA, QFN package options

          Small footprint package options

          – As small as 2.5 mm x 2.5 mm

          Density migration supported

          Advanced halogen-free packaging


    How to choose FPGA for your project?



                                                                        


    PDF

    5155
    100-LQFP
    LFE2M20SE-5F256I
    ECP2M Field Programmable Gate Array (FPGA) IC 140 1246208 19000 256-BGA
    6718
    256-BGA
    A Comprehensive Guide To LCMXO640C-3TN100C MachXO Field Programmable Gate Array (FPGA) IC 74 640 100-LQFP

    MachXO Field Programmable Gate Array (FPGA) IC 74 640 100-LQFP


    General Description

    The MachXO family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). Some devices

    in this family have sysCLOCK PLLs and blocks of sysMEM™ Embedded Block RAM (EBRs). 

    The logic blocks are arranged in a two-dimensional grid with rows and columns. The EBR blocks are arranged in a column

    to the left of the logic array. The PIO cells are located at the periphery of the device, arranged into Banks. The PIOs utilize

    a flexible I/O buffer referred to as a sysIO interface that supports operation with a variety of inter-face standards. The

    blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool

    automatically allocates these routing resources.

    There are two kinds of logic blocks, the Programmable Functional Unit (PFU) and the Programmable Functional unit

    without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM, ROM, and register func-tions. The

    PFF block contains building blocks for logic, arithmetic, ROM, and register functions. Both the PFU and PFF blocks are

    optimized for flexibility, allowing complex designs to be implemented quickly and effectively. Logic blocks are arranged in

    a two-dimensional array. Only one type of block is used per row.

    In the MachXO family, the number of sysIO Banks varies by device. There are different types of I/O Buffers on dif-ferent

    Banks. See the details in later sections of this document. The sysMEM EBRs are large, dedicated fast memory blocks; these

    blocks are found only in the larger devices. These blocks can be configured as RAM, ROM or FIFO. FIFO support includes

    dedicated FIFO pointer and flag“hard”control logic to minimize LUT use.

    The MachXO registers in PFU and sysI/O can be configured to be SET or RESET. After power up and device is configured,

    the device enters into user mode with these registers SET/RESET according to the configuration set-ting, allowing device

    entering to a known state for predictable system function.

    The MachXO architecture provides up to two sysCLOCK™ Phase Locked Loop (PLL) blocks on larger devices.These blocks

    are located at either end of the memory blocks. The PLLs have multiply, divide, and phase shifting capabilities that are

    used to manage the frequency and phase relationships of the clocks.

    Every device in the family has a JTAG Port that supports programming and configuration of the device as well as access to

    the user logic. The MachXO devices are available for operation from 3.3V, 2.5V, 1.8V, and 1.2V power supplies, providing

    easy integration into the overall system.


    Features

    • Non-volatile, Infinitely Reconfigurable

          Instant-on – powers up in microseconds

          Single chip, no external configuration memory required

          Excellent design security, no bit stream to intercept

          Reconfigure SRAM based logic in milliseconds

          SRAM and non-volatile memory programmable through JTAG port

          Supports background programming of non-volatile memory

    • Sleep Mode

          Allows up to 100x static current reduction

    • TransFR™ Reconfiguration (TFR)

          In-field logic update while system operates

    • High I/O to Logic Density

          256 to 2280 LUT4s

          73 to 271 I/Os with extensive package options

          Density migration supported

          Lead free/RoHS compliant packaging

    • Embedded and Distributed Memory

          Up to 27.6 Kbits sysMEM™ Embedded Block RAM

          Up to 7.7 Kbits distributed RAM

          Dedicated FIFO control logic

    • Flexible I/O Buffer

          Programmable sysIO™ buffer supports wide range of interfaces:

          ——LVCMOS 3.3/2.5/1.8/1.5/1.2

          ——LVTTL

          ——PCI

          ——LVDS, Bus-LVDS, LVPECL, RSDS

    • sysCLOCK™ PLLs

          Up to two analog PLLs per device

          Clock multiply, divide, and phase shifting

    • System Level Support

          IEEE Standard 1149.1 Boundary Scan

          Onboard oscillator

          Devices operate with 3.3V, 2.5V, 1.8V or 1.2V power supply

          IEEE 1532 compliant in-system programming


    How to choose FPGA for your project?



                                                                       



    PDF

    1829
    100-LQFP
    LFE2M35SE-5F672C
    ECP2M Field Programmable Gate Array (FPGA) IC 410 2151424 34000 672-BBGA
    5587
    672-BBGA
    A Comprehensive Guide To LCMXO3LF-6900C-5BG256I MachXO3 Field Programmable Gate Array (FPGA) IC 206 245760 6864 256-LFBGA

    MachXO3 Field Programmable Gate Array (FPGA) IC 206 245760 6864 256-LFBGA


    General Description

    MachXO3™ device family is an Ultra-Low Density family that supports the most advanced programmable bridging and

    I/O expansion. It has the breakthrough I/O density and the lowest cost per I/O. The device I/O features have the

    integrated support for latest industry standard I/O.

    The MachXO3L/LF family of low power, instant-on, non-volatile PLDs has five devices with densities ranging from 640 to

    9400 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded

    Block RAM (EBR), Distributed RAM, Phase Locked Loops (PLLs), pre-engineered source synchronous I/O support, advanced

    configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI

    controller, I2C controller and timer/counter. MachXO3LF devices also support User Flash Memory (UFM). These features

    allow these devices to be used in low cost, high volume applications such as consumer electronics, compute and storage,

    wireless communications, industrial control, and automotive systems.

    The MachXO3L/LF devices are designed on a 65 nm non-volatile low power process. The device architecture has several

    features such as programmable low swing differential I/O and the ability to turn off I/O banks, on-chip PLLs and

    oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power

    for all members of the family.

    The MachXO3L/LF devices are available in two versions C and E with two speed grades: -5 and -6, with -6 being the

    fastest. C devices have an internal linear voltage regulator which supports external VCC supply voltages of 3.3 V or 2.5 V.

    E devices only accept 1.2 V as the external VCC supply voltage. With the exception of power supply voltage both C and E

    are functionally compatible with each other.

    The MachXO3L/LF PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving

    2.5 x 2.5 mm WLCSP to the 19 x 19 mm caBGA. MachXO3L/LF devices support density migration within the same package.

    Table 1.1 shows the LUT densities, package and I/O options, along with other key parameters.

    The MachXO3L/LF devices offer enhanced I/O features  such as drive strength control, slew rate control, PCI compatibility,

    bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and

    bus-keeper features are controllable on a “per-pin” basis. A user-programmable internal oscillator is included in

    MachXO3L/LF devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in

    functions such as LED control, keyboard scanner and similar state machines.

    The MachXO3L/LF devices also provide flexible, reliable and secure configuration from on-chip NVCM/Flash. These

    devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG

    test access port or through the I²C port. Additionally, MachXO3L/LF devices support dual-boot capability (using external

    Flash memory) and remote field upgrade (TransFR) capability.

    Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the

    MachXO3L/LF family of devices. Popular logic synthesis tools provide synthesis library support for MachXO3L/LF. Lattice

    design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route

    the design in the MachXO3L/LF device. These tools extract the timing from the routing and back-annotate it into the

    design for timing verification.

    Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE™ modules, including a number of reference

    designs licensed free of charge, optimized for the MachXO3L/LF PLD family. By using these configurable soft core IP

    cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their

    productivity.


    Features

    • Solutions

          Smallest footprint, lowest power, high data throughput bridging solutions for mobile applications

          Optimized footprint, logic density, I/O count, I/O performance devices for I/O management and logic applications

          High I/O logic, lowest cost I/O, high I/O devices for I/O expansion applications

    • Flexible Architecture

          Logic Density ranging from 64 to 9.4 k LUT4

          High I/O to LUT ratio with up to 384 I/O pins

    • Advanced Packaging

          0.4 mm pitch: 1 k to 4 k densities in very small footprint WLCSP (2.5 mm × 2.5 mm to 3.8 mm × 3.8 mm) with 28 to

          63 I/O

          0.5 mm pitch: 640 to 9.4 k LUT densities in 6 mm x 6 mm to 10 mm x 10 mm BGA packages with up to281 I/O

          0.8 mm pitch: 1 k to 9.4 k densities with up to 384 I/O in BGA packages

    • Pre-Engineered Source Synchronous I/O

          DDR registers in I/O cells

          Dedicated gearing logic

          7:1 Gearing for Display I/O

          Generic DDR, DDRx2, DDRx4

    • High Performance, Flexible I/O Buffer

          Programmable sysI/O™ buffer supports wide range of interfaces:

                LVCMOS 3.3/2.5/1.8/1.5/1.2

                LVTTL

                LVDS, Bus-LVDS, MLVDS, LVPECL

                MIPI D-PHY Emulated

                Schmitt trigger inputs, up to 0.5 V hysteresis

          Ideal for I/O bridging applications

          I/O support hot socketing

          On-chip differential termination

          Programmable pull-up or pull-down mode

    • Flexible On-Chip Clocking

          Eight primary clocks

          Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)

          Up to two analog PLLs per device with fractional-n frequency synthesis

                Wide input frequency range (7 MHz to 400 MHz).

    • Non-volatile, Multi-time Programmable

          Instant-on

                Powers up in microseconds

          Optional dual boot with external SPI memory

          Single-chip, secure solution

          Programmable through JTAG, SPI or I2C

          MachXO3L includes multi-time programmable NVCM

          MachXO3LF reconfigurable Flash includes 100,000 write/erase cycle for commercial/industrial devices and 10,000 for

          automotive devices

          Supports background programming of non volatile memory

    • TransFR Reconfiguration

          In-field logic update while I/O holds the system state

    • Enhanced System Level Support

          On-chip hardened functions: SPI, I2C, timer/counter

          On-chip oscillator with 5.5% accuracy for commercial/industrial devices

          Unique TraceID for system tracking

          Single power supply with extended operatingrange

          IEEE Standard 1149.1 boundary scan

          IEEE 1532 compliant in-system programming

    • Applications

          Consumer Electronics

          Compute and Storage

          Wireless Communications

          Industrial Control Systems

          Automotive System

    • Low Cost Migration Path

          Migration from the Flash based MachXO3LF to the NVCM based MachXO3L

          Pin compatible and equivalent timing


    How to choose FPGA for your project?



                                                             



    PDF

    4624
    256-LFBGA
    LFE2M50E-6F672C
    ECP2M Field Programmable Gate Array (FPGA) IC 372 4246528 48000 672-BBGA
    2189
    672-BBGA
    A Comprehensive Guide To LIF-MD6000-6KMG80I CrossLink™ Field Programmable Gate Array (FPGA) IC 37 184320 5936 80-TFBGA

    CrossLink™ Field Programmable Gate Array (FPGA) IC 37 184320 5936 80-TFBGA


    General Description

    CrossLink™ from Lattice Semiconductor is a programmable video bridging device that supports a variety of protocols and

    interfaces for mobile image sensors and displays. The device is based on Lattice mobile FPGA 40-nm technology. It

    combines the extreme flexibility of an FPGA with the low power, low cost and small footprint of an ASIC.

    CrossLink supports video interfaces including MIPI® DPI, MIPI DBI, CMOS camera and display interfaces, OpenLDI,

    FPD-Link, FLATLINK, MIPI D-PHY, MIPI CSI-2, MIPI DSI, SLVS200, subLVDS, HiSPi and more.

    Lattice Semiconductor provides many pre-engineered IP (Intellectual Property) modules for CrossLink. By using these

    configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design,

    increasing their productivity.

    The Lattice Diamond® design software allows large complex designs to be efficiently implemented using CrossLink.

    Synthesis library support for CrossLink devices is available for popular logic synthesis tools. The Diamond tools use the

    synthesis tool output along with the constraints from its floor planning tools to place and route the design in the

    CrossLink device. The tools extract the timing from the routing and back-annotate it into the design for timing verification.

    Interfaces on CrossLink provide a variety of bridging solutions for smart phone, tablets, wearables, VR, AR, Drone, Smart

    Home, HMI as well as adjacent ISM markets. The device is capable of supporting high-resolution, high-bandwidth content

    for mobile cameras and displays at 4 UHD and beyond.


    Features

    • Ultra-low power

    • Sleep Mode Support

    • Normal Operation – From 5 mW to 150 mW

    • Ultra small footprint packages

          36-ball WLCSP (6 mm2)

          64-ball ucfBGA (12 mm2)

          80-ball ctfBGA (42 mm2)

          80-ball ckfBGA (49 mm2)

          81-ball csfBGA (20 mm2)

    • Programmable architecture

          5936 LUTs

          180 Kb block RAM

          47 Kb distributed RAM

    • Two hardened 4-lane MIPI D-PHY interfaces

          Transmit and receive

          6 Gb/s per D-PHY interface

    • Programmable source synchronous I/O

          MIPI D-PHY Rx, LVDS Rx, LVDS Tx, subLVDS Rx, SLVS200 Rx, HiSPi Rx

          Up to 1200 Mb/s per I/O

          Four high-speed clock inputs

    • Programmable CMOS I/O

          LVTTL and LVCMOS

          3.3 V, 2.5 V, 1.8 V and 1.2 V (outputs)

          LVCMOS differential outputs

    • Flexible device configuration

          One Time Programmable (OTP) non-volatile configuration memory

          Master SPI boot from external flash

          Dual image booting supported

          I2C programming

          SPI programming

          TransFR™ I/O for simple field updates

    • Enhanced system level support

          Reveal logic analyzer

          TraceID for system tracking

          On-chip hardened I2C block

    • Applications examples

          Dual MIPI CSI-2 to Single MIPI CSI-2 Aggregation

          Quad MIPI CSI-2 to Single MIPI CSI-2 Aggregation

          Single MIPI DSI to Single MIPI DSI Repeater

          Single MIPI CSI-2 to Single MIPI CSI-2 Repeater

          Single MIPI DSI to Dual MIPI DSI Splitter

          Single MIPI CSI-2 to Dual MIPI CSI-2 Splitter

          MIPI DSI to OpenLDI/FPD-Link/LVDS Translator

          OpenLDI/FPD-Link/LVDS to MIPI DSI Translator

          MIPI DSI/CSI-2 to CMOS Translator

          CMOS to MIPI DSI/CSI-2 Translator

          subLVDS to MIPI CSI-2 Translator


    How to choose FPGA for your project?



                                                               



    PDF

    811
    80-TFBGA
    LFE2M50SE-6F900C
    ECP2M Field Programmable Gate Array (FPGA) IC 410 4246528 48000 900-BBGA
    6895
    900-BBGA
    A Comprehensive Guide To LFE5U-12F-6BG256C ECP5 Field Programmable Gate Array (FPGA) IC 197 589824 12000 256-LFBGA

    ECP5 Field Programmable Gate Array (FPGA) IC 197 589824 12000 256-LFBGA


    General Description

    The ECP5™/ECP5-5G™ family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP

    architecture, high speed SERDES (Serializer/Deserializer), and high speed source synchronous interfaces, in an economical

    FPGA fabric. This combination is achieved through advances in device architecture and the use of 40 nm technology

    making the devices suitable for high-volume, high-speed, and low-cost applications.

    The ECP5/ECP5-5G device family covers look-up-table (LUT) capacity to 84K logic elements and supports up to 365 user

    I/O. The ECP5/ECP5-5G device family also offers up to 156 18 x 18 multipliers and a wide range of parallel I/O standards.

    The ECP5/ECP5-5G FPGA fabric is optimized high performance with low power and low cost in mind. The ECP5/ ECP5-5G

    devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic,

    distributed and embedded memory, Phase-Locked Loops (PLLs), Delay-Locked Loops (DLLs), pre-engineered source

    synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot

    capabilities.

    The pre-engineered source synchronous logic implemented in the ECP5/ECP5-5G device family supports a broad range of

    interface standards including DDR2/3, LPDDR2/3, XGMII, and 7:1 LVDS.

    The ECP5/ECP5-5G device family also features high speed SERDES with dedicated Physical Coding Sublayer (PCS) functions.

    High jitter tolerance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of

    popular data protocols including PCI Express, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit De-emphasis with

    pre- and post-cursors, and Receive Equalization settings make the SERDES suitable for transmission and reception over

    various forms of media.

    The ECP5/ECP5-5G devices also provide flexible, reliable and secure configuration options, such as dual-boot capability,

    bit-stream encryption, and TransFR field upgrade features.

    ECP5-5G family devices have made some enhancement in the SERDES compared to ECP5UM devices. These enhancements

    increase the performance of the SERDES to up to 5 Gb/s data rate.

    The ECP5-5G family devices are pin-to-pin compatible with the ECP5UM devices. These allows a migration path for you to

    port designs from ECP5UM to ECP5-5G devices to get higher performance.

    The Lattice Diamond™ design software allows large complex designs to be efficiently implemented using the ECP5/ECP5-5G

    FPGA family. Synthesis library support for ECP5/ECP5-5G devices is available for popular logic synthesis tools. The

    Diamond tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the

    design in the ECP5/ECP5-5G device. The tools extract the timing from the routing and back-annotate it into the design for

    timing verification.

    Lattice provides many pre-engineered IP (Intellectual Property) modules for the ECP5/ECP5-5G family. Byusing these

    configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design,

    increasing their productivity.


    Features

    • Higher Logic Density for Increased System Integration

          12K to 84K LUTs

          197 to 365 user programmable I/O

    • Embedded SERDES

          270 Mb/s, up to 3.2 Gb/s, SERDES interface (ECP5)

          270 Mb/s, up to 5.0 Gb/s, SERDES interface (ECP5-5G)

          Supports eDP in RDR (1.62 Gb/s) and HDR

          (2.7 Gb/s)

          Up to four channels per device: PCI Express, Ethernet (1GbE, SGMII, XAUI), and CPRI

    • sysDSP™

          Fully cascadable slice architecture

          12 to 160 slices for high performance multiply and accumulate

          Powerful 54-bit ALU operations

          Time Division Multiplexing MAC Sharing

          Rounding and truncation

          Each slice supports

                Half 36 x 36, two 18 x 18 or four 9 x 9 multipliers

                Advanced 18 x 36 MAC and 18 x 18 Multiply-Multiply-Accumulate (MMAC) operations

    • Flexible Memory Resources

          Up to 3.744 Mb sysMEM™ Embedded Block

          RAM (EBR)

          194K to 669K bits distributed RAM

    • sysCLOCK Analog PLLs and DLLs

          Four DLLs and four PLLs in LFE5-45 and LFE5-85; two DLLs and two PLLs in LFE5-25 and LFE5-12

    • Pre-Engineered Source Synchronous I/O

          DDR registers in I/O cells

          Dedicated read/write levelling functionality

          Dedicated gearing logic

          Source synchronous standards support

          ADC/DAC, 7:1 LVDS, XGMII

          High Speed ADC/DAC devices

          Dedicated DDR2/DDR3 and LPDDR2/LPDDR3 memory support with DQS logic, up to 800 Mb/s data-rate

    • Programmable sysI/O™ Buffer Supports Wide Range of Interfaces

          On-chip termination

          LVTTL and LVCMOS 33/25/18/15/12

          SSTL 18/15 I, II

          HSUL12

          LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS

          subLVDS and SLVS, SoftIP MIPI D-PHY receiver/transmitter interfaces

    • Flexible Device Configuration

          Shared bank for configuration I/O

          SPI boot flash interface

          Dual-boot images supported

          Slave SPI

          TransFR™ I/O for simple field updates

    • Single Event Upset (SEU) Mitigation Support

          Soft Error Detect – Embedded hard macro

          Soft Error Correction – Without stopping user operation

          Soft Error Injection – Emulate SEU event to debug system error handling

    • System Level Support

          IEEE 1149.1 and IEEE 1532 compliant

          Reveal Logic Analyzer

          On-chip oscillator for initialization and general use

          V core power supply for ECP5, 1.2 V core power supply for ECP5UM5G


    How to choose FPGA for your project?



                                                                



    PDF

    9061
    256-LFBGA
    LFE2M70SE-5F900C
    ECP2M Field Programmable Gate Array (FPGA) IC 416 4642816 67000 900-BBGA
    6514
    900-BBGA
    LFE3-17EA-7LFN484C
    ECP3 Field Programmable Gate Array (FPGA) IC 222 716800 17000 484-BBGA
    5750
    484-BBGA
    LFE3-35EA-7LFN484I
    ECP3 Field Programmable Gate Array (FPGA) IC 295 1358848 33000 484-BBGA
    4056
    484-BBGA
    LFE3-70EA-7LFN672I
    ECP3 Field Programmable Gate Array (FPGA) IC 380 4526080 67000 672-BBGA
    4985
    672-BBGA
    LFE3-95EA-8LFN484I
    ECP3 Field Programmable Gate Array (FPGA) IC 295 4526080 92000 484-BBGA
    8622
    484-BBGA
    LFSC3GA15E-6F256I
    SC Field Programmable Gate Array (FPGA) IC 139 1054720 15000 256-BGA
    4377
    256-BGA
    LFSC3GA40E-5FF1152I
    SC Field Programmable Gate Array (FPGA) IC 604 4075520 40000 1152-BBGA, FCBGA
    6096
    1152-BBGA, FCBGA
    LFSC3GA80E-6FF1704I
    SC Field Programmable Gate Array (FPGA) IC 904 5816320 80000 1704-BBGA, FCBGA
    7015
    1704-BBGA, FCBGA
    LFSCM3GA15EP1-6F256I
    SCM Field Programmable Gate Array (FPGA) IC 139 1054720 15000 256-BGA
    6602
    256-BGA
    LFSCM3GA40EP1-5FF1152I
    SCM Field Programmable Gate Array (FPGA) IC 604 4075520 40000 1152-BBGA, FCBGA
    1599
    1152-BBGA, FCBGA
    LFSCM3GA80EP1-6FF1704I
    SCM Field Programmable Gate Array (FPGA) IC 904 5816320 80000 1704-BBGA, FCBGA
    9171
    1704-BBGA, FCBGA

    Please send RFQ , we will respond immediately.

    Product:

    *Contact Name

    * Telephone

    Business Email

    * Company Name

    * Country

    * Quantity